English
Language : 

SH7785 Datasheet, PDF (808/1692 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer
16. Watchdog Timer and Reset (WDT)
(2) Power-On Reset Caused by Watchdog Timer Overflow in Sleep Mode
The timing of indicating the reset state or normal operation on the STATUS[1:0] pins is
synchronous with the peripheral clock (Pck), and is therefore asynchronous with the clocks input
from the EXTAL pin and the CLKOUT pin.
If the bus clock frequency has been changed from the initial value, the oscillation settling time of
PLL2 circuit and the time until the LSI resumes operation (WDT count up) are also required. In
this case, the WDT reset holding time is two peripheral clock (Pck) cycles or more.
EXTAL
input
CLKOUT
output
CLKOUTENB
output
WDT overflow
signal
STATUS[1:0]
output
HL (sleep)
HH (reset)
LL (normal)
WDT reset setup time
PLL oscillation
settling time
WDT count up WDT reset
holding time
Figure 16.7 STATUS Output by Power-On Reset Caused by WDT Overflow
in Sleep Mode
Rev.1.00 Jan. 10, 2008 Page 778 of 1658
REJ09B0261-0100