English
Language : 

SH7785 Datasheet, PDF (508/1692 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer
12. DDR2-SDRAM Interface (DBSC2)
When the external bus width is set to 32 bits
16-byte read/write access (a total of one command is issued)
1st access
Address 16n + 0
16n + 0
Address 16n + 8
16n + 8
32-byte read access (a total of two commands are issued)
1st access 2nd access
Address 32n + 0
32n + 0
32n + 16
Address 32n + 8
32n + 0
32n + 16
Address 32n + 16
32n + 16
32n + 0
Address 32n + 24
32n + 16
32n + 0
32-byte write access (a total of two commands are issued)
1st access 2nd access
Address 32n + 0
32n + 0
32n + 16
Address 32n + 8
32n + 16
32n + 0
Address 32n + 16
32n + 16
32n + 0
Address 32n + 24
32n + 0
32n + 16
Figure 12.4 Addresses Generated upon 16/32-Byte Access when the External Data Bus
Width Is 32 Bits
Rev.1.00 Jan. 10, 2008 Page 478 of 1658
REJ09B0261-0100