English
Language : 

SH7785 Datasheet, PDF (796/1692 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer
16. Watchdog Timer and Reset (WDT)
16.3.3 Watchdog Timer Base Stop Time Register (WDTBST)
WDTBST is a 32-bit readable/writable register that specifies the time until counter WDTBCNT
overflows when the bus clock frequency has been changed. The time until WDTBCNT overflows
becomes minimum when H'5500 0001 is set, and maximum when H'5500 0000 is set.
WDTBST should be written to as a longword unit, with H'55 in the most significant byte. The
value read from this byte is always H'00. WDTBST is only rest by a power-on reset caused by the
PRESET pin.
Bit: 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
Code for writing (H'55)
⎯ ⎯ ⎯ ⎯ ⎯ ⎯ WDTBST
Initial value: 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R/W: R/W R/W R/W R/W R/W R/W R/W R/W R R R R R R R/W R/W
Bit: 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
WDTBST
Initial value: 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R/W: R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Initial
Bit
Bit Name Value R/W
31 to 24 (Code for All 0 R/W
writing)
23 to 18 ⎯
All 0 R
17 to 0 WDTBST All 0 R/W
Description
Code for writing (H'55)
These bits are always read as H'00. When writing to
this register, the value written to these bits must be
H'55.
Reserved
These bits are always read as 0. The write value
should always be 0.
Base Timer Stop
These bits set the counter value at which WDTBCNT
overflows.
H'00001: Minimum overflow value
H'00000: Maximum overflow value
Rev.1.00 Jan. 10, 2008 Page 766 of 1658
REJ09B0261-0100