English
Language : 

307013-003 Datasheet, PDF (656/848 Pages) Intel Corporation – Intel I/O Controller Hub 7
AC ’97 Modem Controller Registers (D30:F3) (Desktop and Mobile Only)
Table 17-3. Modem Registers
Offset Mnemonic
Name
00h–03h
MI_BDBAR
Modem In Buffer Descriptor List Base
Address
04h
05h
06h–07h
MI_CIV
MI_LVI
MI_SR
Modem In Current Index Value
Modem In Last Valid Index
Modem In Status
08h–09h
0Ah
MI_PICB
MI_PIV
Modem In Position In Current Buffer
Modem In Prefetch Index Value
0Bh
MI_CR
Modem In Control
10h–13h
14h
15h
16h–17h
18h–19h
1Ah
MO_BDBAR
MO_CIV
MO_LVI
MO_SR
MI_PICB
MO_PIV
Modem Out Buffer Descriptor List Base
Address
Modem Out Current Index Value
Modem Out Last Valid
Modem Out Status
Modem In Position In Current Buffer
Modem Out Prefetched Index
1Bh
MO_CR Modem Out Control
3Ch–3Fh GLOB_CNT Global Control
40h–43h GLOB_STA Global Status
44h
CAS
Codec Access Semaphore
Default
00000000h
00h
00h
0001h
0000h
00h
00h
00000000h
00h
00h
0001h
0000h
00h
00h
00000000h
00300000h
00h
Access
R/W
RO
R/W
R/WC, RO
RO
RO
R/W,
R/W
(special)
R/W
RO
R/W
R/WC, RO
RO
RO
R/W,
R/W
(special)
R/W,
R/W
(special)
RO, R/W,
R/WC
R/W
(special)
NOTE:
1.
MI = Modem in channel; MO = Modem out channel
Note:
Internal reset as a result of D3HOT to D0 transition will reset all the core well registers
except the registers shared with the AC ’97 audio controller (GCR, GSR, CASR). All
resume well registers will not be reset by the D3HOT to D0 transition.
Core well registers and bits not reset by the D3HOT to D0 transition:
• offset 3Ch–3Fh – bits [6:0] Global Control (GLOB_CNT)
• offset 40h–43h – bits [29,15,11:10] Global Status (GLOB_STA)
• offset 44h – Codec Access Semaphore Register (CAS)
Resume well registers and bits will not be reset by the D3HOT to D0 transition:
• offset 40h–43h – bits [17:16] Global Status (GLOB_STA)
656
Intel ® ICH7 Family Datasheet