English
Language : 

SH7055S Datasheet, PDF (792/1002 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperH RISC engine Family/SH7000 Series
Bits 6 to 0
TDA6 to
TDA0
H'00
H'01
H'02
H'03
H'04
H'05
H'06 to H'7F
Description
Download start address is set to H'FFFF6000
Download start address is set to H'FFFF6800
Download start address is set to H'FFFF7000
Download start address is set to H'FFFF7800
Download start address is set to H'FFFF8000
Download start address is set to H'FFFF8800
Setting prohibited. If this value is set, the TDER bit (bit 7) is set to 1 to abort the
download processing.
22.4.3 Programming/Erasing Interface Parameters
The programming/erasing interface parameters specify the operating frequency, user branch
destination address, storage place for program data, programming destination address, and erase
block and exchanges the processing result for the downloaded on-chip program. This parameter
uses the general registers of the CPU (R4, R5, and R0) or the on-chip RAM area. The initial value
is undefined at a power-on reset or in hardware standby mode.
At download all CPU registers are stored, and at initialization or when the on-chip program is
executed, CPU registers except for R0 are stored. The return value of the processing result is
written in R0. Since the stack area is used for storing the registers or as a work area, the stack area
must be saved at the processing start. (The maximum size of a stack area to be used is 128 bytes.)
The programming/erasing interface parameters are used in the following four items.
(1) Download control
(2) Initialization before programming or erasing
(3) Programming
(4) Erasing
These items use different parameters. The correspondence table is shown in table 22.6.
The processing results of initialization, programming, and erasing are returned, but the bit contents
have different meanings according to the processing program. See the description of FPFR for
each processing.
Rev.2.0, 07/03, page 754 of 960