English
Language : 

SH7055S Datasheet, PDF (579/1002 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperH RISC engine Family/SH7000 Series
• Bit 8—Reset Interrupt Flag (IRR0): Status flag indicating that the HCAN module has been
reset. This bit cannot be masked in the interrupt mask register (IMR). If this bit is not cleared
after a power-on reset or recovery from software standby mode, interrupt processing will be
executed immediately when interrupts are enabled by the interrupt controller.
Bit 8: IRR0
0
1
Description
[Clearing condition]
Writing 1
Interrupt request (OVR) due to power-on reset or transition to software
standby mode
(Initial value)
[Setting condition]
When reset processing is completed after power-on reset or software
standby mode transition
• Bits 7 to 5, 3, and 2—Reserved: These bits always read 0. The write value should always be 0.
• Bit 4—Bus Operation Interrupt Flag (IRR12): Status flag indicating detection of a dominant
bit due to bus operation when the HCAN module is in HCAN sleep mode.
Bit 4: IRR12
0
1
Description
CAN bus idle state
[Clearing condition]
Writing 1
CAN bus operation in HCAN sleep mode
[Setting condition]
Bus operation (dominant bit detection) in HCAN sleep mode
(Initial value)
• Bit 1—Unread Interrupt Flag (IRR9): Status flag indicating that a receive message has been
overwritten while still unread.
Bit 1: IRR9
0
1
Description
[Clearing condition]
Clearing of all bits in UMSR (unread message status register) (Initial value)
Unread message overwrite
[Setting condition]
When UMSR (unread message status register) is set
Rev.2.0, 07/03, page 541 of 960