English
Language : 

MC9S12XD256MAL Datasheet, PDF (598/1348 Pages) Freescale Semiconductor, Inc – Freescale’s Scalable Controller Area Network
Chapter 16 Interrupt (S12XINTV1)
16.1.4 Block Diagram
Figure 16-1 shows a block diagram of the XINT module.
Peripheral
Interrupt Requests
Non I Bit Maskable
Channels
IRQ Channel
Wake Up
CPU
Vector
Address
RQST
One Set Per Channel
(Up to 112 Channels)
XGATE
Requests
PRIOLVL2
PRIOLVL1
PRIOLVL0
Interrupt
Requests
INT_XGPRIO
IVBR
New
IPL
Current
IPL
Priority
Decoder
Wake up
XGATE
Vector
ID
XGATE
Interrupts
To XGATE Module
RQST
DMA Request Route,
PRIOLVLn Priority Level
= bits from the channel configuration
in the associated configuration register
INT_XGPRIO = XGATE Interrupt Priority
IVBR
= Interrupt Vector Base
IPL
= Interrupt Processing Level
Figure 16-1. XINT Block Diagram
MC9S12XDP512 Data Sheet, Rev. 2.21
598
Freescale Semiconductor