English
Language : 

SH7280 Datasheet, PDF (511/1726 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine family
Section 11 Multi-Function Timer Pulse Unit 2 (MTU2)
• TSR_5
Bit: 7
6
5
4
3
2
1
0
-
-
-
-
- CMFU5 CMFV5 CMFW5
Initial value: 0
0
0
0
0
0
0
0
R/W: R
R
R
R
R R/(W)*1 R/(W)*1R/(W)*1
Note: 1. Writing 0 to this bit after reading it as 1 clears the flag and is the only allowed way.
Bit
Bit Name
7 to 3 —
2
CMFU5
Initial
Value
All 0
0
R/W Description
R
Reserved
These bits are always read as 0. The write value should
always be 0.
R/(W)*1 Compare Match/Input Capture Flag U5
Status flag that indicates the occurrence of TGRU_5
input capture or compare match.
[Clearing condition]
• When DTC is activated by TGIU_5 interrupt, and the
DISEL bit of MRB in DTC is cleared to 0.
• When 0 is written to CMFU5 after reading CMFU5 = 1
[Setting conditions]
• When TCNTU_5 = TGRU_5 and TGRU_5 is
functioning as output compare register
• When TCNTU_5 value is transferred to TGRU_5 by
input capture signal and TGRU_5 is functioning as
input capture register
• When TCNTU_5 value is transferred to TGRU_5 and
TGRU_5 is functioning as a register for measuring the
pulse width of the external input signal. The transfer
timing is specified by the IOC bits in timer I/O control
registers U_5, V_5, and W_5 (TIORU_5, TIORV_5,
and TIORW_5).*2
Rev. 1.00 Jun. 26, 2008 Page 481 of 1692
REJ09B0393-0100