English
Language : 

SH7280 Datasheet, PDF (1645/1726 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine family
Section 31 Electrical Characteristics
CK
A25 to A0
A12/A11*1
Tr
Trw
Tc1
Tcw
tAD1
Row address
tAD1
tAD1
Column address
tAD1
tAD1
READA command
Td1
Tde
Tap
tAD1
CSn
RD/WR
RASU/L
CASU/L
DQMxx
tCSD1
tRWD1
tRASD1
tRASD1
tCASD1
tCASD1
tDQMD1
D31 to D0
BS
tBSD
tBSD
tCSD1
tRWD1
tDQMD1
tRDS2
tRDH2
CKE
DACKn
TENDn*2
tDACD
(High)
tDACD
Notes: 1. An address pin to be connected to pin A10 of SDRAM.
2. The waveform for DACKn and TENDn is when active low is specified.
Figure 31.20 Synchronous DRAM Single Read Bus Cycle
(Auto Precharge, CAS Latency 2, WTRCD = 1 Cycle, WTRP = 1 Cycle)
Rev. 1.00 Jun. 26, 2008 Page 1615 of 1692
REJ09B0393-0100