English
Language : 

SH7280 Datasheet, PDF (510/1726 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine family
Section 11 Multi-Function Timer Pulse Unit 2 (MTU2)
• TSR2_0
Bit: 7
6
5
4
3
2
1
0
-
-
-
-
-
- TGFF TGFE
Initial value: 1
1
0
0
0
0
0
0
R/W: R
R
R
R
R
R R/(W)*1 R/(W)*1
Note: 1. Writing 0 to this bit after reading it as 1 clears the flag and is the only allowed way.
Initial
Bit
Bit Name Value R/W Description
7, 6 —
All 1
R
Reserved
These bits are always read as 1. The write value
should always be 1.
5 to 2 —
All 0
R
Reserved
1
TGFF
0
These bits are always read as 0. The write value
should always be 0.
R/(W)*1 Compare Match Flag F
Status flag that indicates the occurrence of compare
match between TCNT_0 and TGRF_0.
[Clearing condition]
• When 0 is written to TGFF after reading
TGFF = 1*2
[Setting condition]
0
TGFE
0
• When TCNT_0 = TGRF_0 and TGRF_0 is
functioning as compare register
R/(W)*1 Compare Match Flag E
Status flag that indicates the occurrence of compare
match between TCNT_0 and TGRE_0.
[Clearing condition]
• When 0 is written to TGFE after reading
TGFE = 1*2
[Setting condition]
• When TCNT_0 = TGRE_0 and TGRE_0 is
functioning as compare register
Notes: 1. Writing 0 to this bit after reading it as 1 clears the flag and is the only allowed way.
2. After reading 1 when the next flag set is generated before writing 0, the flag will not be
cleared by writing 0. Read 1 again and write 0 in this case.
Rev. 1.00 Jun. 26, 2008 Page 480 of 1692
REJ09B0393-0100