English
Language : 

SH7280 Datasheet, PDF (450/1726 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine family
Section 10 Direct Memory Access Controller (DMAC)
CK
A25 to A0
CSn
Transfer source
address
Transfer destination
address
D31 to D0
RD
WEn
DACKn
(Active-low)
Data read cycle
(1st cycle)
Data write cycle
(2nd cycle)
Note: In transfer between external memories, with DACK output in the read cycle,
DACK output timing is the same as that of CSn.
Figure 10.6 Example of DMA Transfer Timing in Dual Mode
(Transfer Source: Normal Memory, Transfer Destination: Normal Memory)
Rev. 1.00 Jun. 26, 2008 Page 420 of 1692
REJ09B0393-0100