English
Language : 

SH7280 Datasheet, PDF (250/1726 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine family
Section 8 Data Transfer Controller (DTC)
1st Transfer
2nd Transfer
Transfer
Transfer
Transfer
Mode
CHNE CHNS RCHNE DISEL Counter*1 CHNE CHNS RCHNE DISEL Counter*1 DTC Transfer
Block
0


0
Not 0





Ends at 1st
transfer
0


0
0
0


1











Ends at 1st
transfer
Interrupt request
to CPU
1
0



0


0
Not 0
Ends at 2nd
transfer
0


0
0
0


1

Ends at 2nd
transfer
Interrupt request
to CPU
1
1

0






Ends at 1st
transfer
1
1

1
Not 0





Ends at 1st
transfer
Interrupt request
to CPU
1
1

1
0
0


0
Not 0
Ends at 2nd
transfer
0


0
0
0


1

Ends at 2nd
transfer
Interrupt request
to CPU
Notes: 1. CRA in normal mode transfer, CRAL in repeat transfer mode, or CRB in block transfer
mode
2. When the contents of the CRAH is written to the CRAL
Rev. 1.00 Jun. 26, 2008 Page 220 of 1692
REJ09B0393-0100