English
Language : 

SH7615 Datasheet, PDF (494/925 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperH RISC engine Family/SH7600 Series
1. TFP = 00 or 01 (frame continuation):
Descriptor write-back is performed after DMA transfer.
2. TFP = 01 or 11 (frame end):
Descriptor write-back is performed after completion of frame transmission.
The E-DMAC continues reading descriptors and transmitting frames as long as the setting of the
TACT bit in the read descriptors is “active.” When a descriptor with an “inactive” TACT bit is
read, the E-DMAC resets the transmit request bit (TR) in the transmit register and ends transmit
processing (EDTRR).
Transmission flowchart
SH7615 + memory
E-DMAC
Transmit FIFO
EtherC
Ethernet
EtherC/E-DMAC
initialization
Descriptor and
transmit
buffer setting
Transmit directive
Descriptor read
Transmit data transfer
Descriptor write-back
Descriptor read
Transmit data transfer
Frame transmission
Descriptor write-back
Transmission
completed
Figure 10.4 Sample Transmission Flowchart
Rev. 2.00, 03/05, page 456 of 884