English
Language : 

SH7615 Datasheet, PDF (270/925 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperH RISC engine Family/SH7600 Series
Bits 17 and 16—Reserved: These bits are always read as 0. The write value should always be 0.
Bit 15—CPU Condition Match Flag C (CMFCC): This flag is set to 1 when a CPU bus cycle
condition, among the break conditions set for channel C, is satisfied. This flag is not cleared to 0
(if the flag setting is to be checked again after it has once been set, the flag must be cleared by a
write).
Bit 15: CMFCC
0
1
Description
User break interrupt has not been generated by a channel C CPU cycle
condition
(Initial value)
User break interrupt has been generated by a channel C CPU cycle condition
Bit 14—DMAC Condition Match Flag C (CMFPC): This flag is set to 1 when an on-chip DMAC
bus cycle condition, among the break conditions set for channel C, is satisfied. This flag is not
cleared to 0 (if the flag setting is to be checked again after it has once been set, the flag must be
cleared by a write).
Bit 14: CMFPC
0
1
Description
User break interrupt has not been generated by a channel C on-chip DMAC
cycle condition
(Initial value)
User break interrupt has been generated by a channel C on-chip DMAC cycle
condition
Bit 13—Execution-Times Break Enable C (ETBEC): Enables a channel C execution-times break
condition. When this bit is 1, a user break interrupt is generated when the number of break
conditions that have occurred equals the number of executions specified by the break execution
times register (BETRC).
Bit 13: ETBEC
0
1
Description
Channel C execution-times break condition is disabled
Channel C execution-times break condition is enabled
(Initial value)
Bit 12—Reserved: This bit is always read as 0. The write value should always be 0.
Bit 11—Data Break Enable C (DBEC): Selects whether a data bus condition is to be included in
the channel C break conditions.
Bit 11: DBEC
0
1
Description
Data bus condition is not included in channel C conditions
Data bus condition is included in channel C conditions
(Initial value)
Rev. 2.00, 03/05, page 232 of 884