English
Language : 

SH7615 Datasheet, PDF (146/925 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperH RISC engine Family/SH7600 Series
Pin Configuration: Table 3.1 lists the functions relating to the pins relating to the oscillator
circuit.
Table 3.1 Pin Configuration
Pin Name
I/O
Function
CKIO
I/O
External clock input pin or internal clock output pin
XTAL
Output Connects to the crystal resonator
EXTAL
Input Connects to the crystal resonator or to the external clock input when
using PLL circuit 2
CAP1
Input Connects to capacitance for operating PLL circuit 1
CAP2
Input Connects to capacitance for operating PLL circuit 2
MD0
Input The level applied to these pins specifies the clock mode
MD1
Input
MD2
CKPREQ/CKM
CKPACK
Input
Input
Output
Used as the clock pause request pin, or specifies operation of the
crystal resonator
Clock pause function
PLL Circuit 1: PLL circuit 1 eliminates phase differences between external clocks and clocks
supplied internally within the chip. In high-speed operation, the phase difference between the
reference clocks and operating clocks in the chip directly affects the interface margin with
peripheral devices. On-chip PLL circuit 1 is provided to eliminate this effect.
PLL Circuit 2: PLL circuit 2 either leaves unchanged, doubles, or quadruples the frequency of
clocks provided from the crystal resonator or the EXTAL pin external clock input for the chip
operating frequency. The frequency modification register sets the clock frequency multiplication
factor.
Rev. 2.00, 03/05, page 108 of 884