English
Language : 

HD6417750RF240DV Datasheet, PDF (883/1132 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperH™ RISC engine Family / SH7750 Series
SH7750, SH7750S, SH7750R Group
Section 19 Interrupt Controller (INTC)
Table 19.4 SH7750 IRL3–IRL0 Pins and Interrupt Levels (When IRLM = 1)
IRL3
1/0
1/0
1/0
0
IRL2
1/0
1/0
0
1
IRL1
1/0
0
1
1
IRL0
0
1
1
1
Interrupt Priority Level
13
10
7
4
Interrupt Request
IRL0
IRL1
IRL2
IRL3
19.2.3 On-Chip Peripheral Module Interrupts
On-chip peripheral module interrupts are generated by the following nine modules:
• High-performance user debug interface (H-UDI)
• Direct memory access controller (DMAC)
• Timer unit (TMU)
• Realtime clock (RTC)
• Serial communication interface (SCI)
• Serial communication interface with FIFO (SCIF)
• Bus state controller (BSC)
• Watchdog timer (WDT)
• I/O port (GPIO)
Not every interrupt source is assigned a different interrupt vector, bus sources are reflected in the
interrupt event register (INTEVT), so it is easy to identify sources by using the INTEVT register
value as a branch offset in the exception handling routine.
A priority level from 15 to 0 can be set for each module by means of interrupt priority registers A
to D (IPRA–IPRD), 00 (INTPRI00).
The interrupt mask bits (IMASK) in the status register (SR) are not affected by on-chip peripheral
module interrupt handling.
On-chip peripheral module interrupt source flag and interrupt enable flag updating should only be
carried out when the BL bit in the status register (SR) is set to 1. To prevent acceptance of an
erroneous interrupt from an interrupt source that should have been updated, first read the on-chip
peripheral register containing the relevant flag, then clear the BL bit to 0. In the case of interrupts
on channel 3 or 4 of the TMU, also read from the interrupt source register 00 (INTREQ00). This
will secure the necessary timing internally. When updating a number of flags, there is no problem
if only the register containing the last flag updated is read.
R01UH0456EJ0702 Rev. 7.02
Sep 24, 2013
Page 831 of 1076