English
Language : 

HD6417750RF240DV Datasheet, PDF (758/1132 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperH™ RISC engine Family / SH7750 Series
Section 15 Serial Communication Interface (SCI)
SH7750, SH7750S, SH7750R Group
Figure 15.16 shows an example of SCI operation for multiprocessor format reception.
1
Serial
data
Start
bit Data (ID1)
0 D0 D1
Stop Start Data
MPB bit bit (Data1)
D7 1 1 0 D0 D1
Stop
MPB bit
D7 0 1
1
Idle state
(mark state)
MPIE
RDRF
SCRDR1
value
ID1
RXI interrupt request
(multiprocessor
interrupt)
MPIE = 0
SCRDR1 data read
and RDRF flag
cleared to 0 by RXI
interrupt handler
As data is not this RXI interrupt
station's ID, MPIE request
bit is set to 1 again MPIE = 1
The RDRF flag
is cleared to 0
by the RXI
interrupt handler.
(a) Data does not match station's ID
1
Serial
data
Start
bit Data (ID2)
0 D0 D1
Stop Start Data
MPB bit bit (Data2)
D7 1 1 0 D0 D1
Stop
MPB bit
D7 0 1
1
Idle state
(mark state)
MPIE
RDRF
SCRDR1
value
ID1
ID2
Data2
RXI interrupt request
(multiprocessor interrupt)
MPIE = 0
SCRDR1 data read
and RDRF flag
cleared to 0 by RXI
interrupt handler
As data matches this
station's ID, reception
continues and data is
received by RXI
interrupt handler
(b) Data matches station's ID
MPIE bit set
to 1 again
Figure 15.16 Example of SCI Receive Operation
(Example with 8-Bit Data, Multiprocessor Bit, One Stop Bit)
Page 706 of 1076
R01UH0456EJ0702 Rev. 7.02
Sep 24, 2013