English
Language : 

HD6417750RF240DV Datasheet, PDF (728/1132 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperH™ RISC engine Family / SH7750 Series
Section 15 Serial Communication Interface (SCI)
SH7750, SH7750S, SH7750R Group
15.2.9 Bit Rate Register (SCBRR1)
Bit: 7
6
5
4
3
2
1
0
Initial value: 1
1
1
1
1
1
1
1
R/W: R/W R/W R/W R/W R/W R/W R/W R/W
SCBRR1 is an 8-bit register that sets the serial transfer bit rate in accordance with the baud rate
generator operating clock selected by bits CKS1 and CKS0 in SCSMR1.
SCBRR1 can be read or written to by the CPU at all times.
SCBRR1 is initialized to H'FF by a power-on reset or manual reset, in standby mode, and in the
module standby state.
The SCBRR1 setting is found from the following equations.
Asynchronous mode:
N=
Pck
× 106 – 1
64 × 22n – 1 × B
Synchronous mode:
N=
Pck
× 106 – 1
8 × 22n – 1 × B
Where B: Bit rate (bits/s)
N: SCBRR1 setting for baud rate generator (0 ≤ N ≤ 255)
Pck: Peripheral module operating frequency (MHz)
n: Baud rate generator input clock (n = 0 to 3)
(See the table below for the relation between n and the clock.)
SCSMR1 Setting
n
Clock
CKS1
CKS0
0
Pck
0
0
1
Pck/4
0
1
2
Pck/16
1
0
3
Pck/64
1
1
Page 676 of 1076
R01UH0456EJ0702 Rev. 7.02
Sep 24, 2013