English
Language : 

HD6417750RF240DV Datasheet, PDF (589/1132 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperH™ RISC engine Family / SH7750 Series
SH7750, SH7750S, SH7750R Group
Section 13 Bus State Controller (BSC)
memory) or during a 32-byte transfer such as a cache fill or write-back. In addition, bus release is
not performed between read and write cycles during execution of a TAS instruction, or between
read and write cycles when DMAC dual address transfer is executed. When BREQ is negated,
BACK is negated and use of the bus is resumed. See Appendix E, Pin Functions, for the pin states
when the bus is released.
When a refresh request is generated, this LSI performs a refresh operation as soon as the currently
executing bus cycle ends. However, refresh operations are deferred during multiple bus cycles
generated because the data bus width is smaller than the access size (for example, when
performing longword access to 8-bit bus width memory) and during a 32-byte transfer such as a
cache fill or write-back, and also between read and write cycles during execution of a TAS
instruction, and between read and write cycles when DMAC dual address transfer is executed.
Refresh operations are also deferred in the bus-released state.
If the synchronous DRAM interface is set to the RAS down mode the PALL command is issued
before a refresh cycle occurs or before the bus is released by bus arbitration.
As the CPU in this LSI is connected to cache memory by a dedicated internal bus, reading from
cache memory can still be carried out when the bus is being used by another bus master inside or
outside this LSI. When writing from the CPU, an external write cycle is generated when write-
through has been set for the cache in this LSI, or when an access is made to a cache-off area.
There is consequently a delay until the bus is returned.
When this LSI wants to take back the bus in response to an internal memory refresh request, it
negates BACK. On receiving the BACK negation, the device that asserted the external bus release
request negates BREQ to release the bus. The bus is thereby returned to this LSI, which then
carries out the necessary processing.
R01UH0456EJ0702 Rev. 7.02
Sep 24, 2013
Page 537 of 1076