English
Language : 

HD6417750RF240DV Datasheet, PDF (120/1132 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperH™ RISC engine Family / SH7750 Series
Section 2 Programming Model
SH7750, SH7750S, SH7750R Group
contents of the vector base address and the vector offset. See section 5, Exceptions, for more
information on resets, general exceptions, and interrupts.
Program Execution State: In this state the CPU executes program instructions in sequence.
Power-Down State: In the power-down state, CPU operation halts and power consumption is
reduced. The power-down state is entered by executing a SLEEP instruction. There are two modes
in the power-down state: sleep mode and standby mode. For details, see section 9, Power-Down
Modes.
Bus-Released State: In this state the CPU has released the bus to a device that requested it.
Transitions between the states are shown in figure 2.6.
From any state when
RESET = 0 and MRESET = 1
RESET = 0 and MRESET = 0
Power-on reset state
RESET = 0,
MRESET = 1
Manual reset state
Reset state
RESET = 1,
MRESET = 1
RESET = 1,
MRESET = 0
Exception-handling state
Interrupt
Bus request
Bus request
clearance
Bus-released state
Exception
interrupt
End of exception
transition
processing
Bus request
Bus
clearance
request
Bus request
Bus request
clearance
Program execution state
SLEEP instruction
with STBY bit
cleared
SLEEP instruction
with STBY bit set
Interrupt
Sleep mode
Standby mode
Power-down state
Figure 2.6 Processor State Transitions
Page 68 of 1076
R01UH0456EJ0702 Rev. 7.02
Sep 24, 2013