English
Language : 

82801FB Datasheet, PDF (536/786 Pages) Intel Corporation – Intel I/O Controller Hub 6 (ICH6) Family
EHCI Controller Registers (D29:F7)
14.1.19
PWR_CNTL_STS—Power Management Control/Status
Register (USB EHCI—D29:F7)
Address Offset: 54–55h
Default Value: 0000h
Attribute: R/W, R/WC, RO
Size:
16 bits
Bit
Description
PME Status — R/WC.
0 = Writing a 1 to this bit will clear it and cause the internal PME to de-assert (if enabled).
1 = This bit is set when the ICH6 EHC would normally assert the PME# signal independent of the
15
state of the PME_En bit.
14:13
12:9
8
NOTE: This bit must be explicitly cleared by the operating system each time the operating system
is loaded.
Data Scale — RO. Hardwired to 00b indicating it does not support the associated Data register.
Data Select — RO. Hardwired to 0000b indicating it does not support the associated Data register.
PME Enable — R/W.
0 = Disable.
1 = Enable. Enables Intel® ICH6 EHC to generate an internal PME signal when PME_Status is 1.
NOTE: This bit must be explicitly cleared by the operating system each time it is initially loaded.
7:2 Reserved
Power State — R/W. This 2-bit field is used both to determine the current power state of EHC
function and to set a new power state. The definition of the field values are:
00 = D0 state
11 = D3HOT state
If software attempts to write a value of 10b or 01b in to this field, the write operation must complete
1:0 normally; however, the data is discarded and no state change occurs. When in the D3HOT state, the
ICH6 must not accept accesses to the EHC memory range; but the configuration space must still be
accessible. When not in the D0 state, the generation of the interrupt output is blocked. Specifically,
the PIRQH is not asserted by the ICH6 when not in the D0 state.
When software changes this value from the D3HOT state to the D0 state, an internal warm (soft)
reset is generated, and software must re-initialize the function.
NOTE: Reset (bits 15, 8): suspend well, and not D3-to-D0 warm reset nor core well reset.
14.1.20
DEBUG_CAPID—Debug Port Capability ID Register
(USB EHCI—D29:F7)
Address Offset: 58h
Default Value: 0Ah
Attribute: RO
Size:
8 bits
Bit
Description
7:0
Debug Port Capability ID — RO. Hardwired to 0Ah indicating that this is the start of a Debug Port
Capability structure.
536
Intel® I/O Controller Hub 6 (ICH6) Family Datasheet