English
Language : 

SH7670 Datasheet, PDF (497/1292 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7670 Series
Section 13 Ethernet Controller Direct Memory Access Controller (E-DMAC)
(a) Transmit Descriptor 0 (TD0)
TD0 indicates the transmit frame status. The CPU and E-DMAC use TD0 to report the frame
transmission status.
Bit: 31 30 29
TACT TDLE TFP1
Initial Value: 0
0
0
R/W: R/W R/W R/W
28
TFP0
0
R/W
27
TFE
0
R/W
26
0
R/W
25
0
R/W
24
0
R/W
23
0
R/W
22 21 20
TFS[26:16]
0
0
0
R/W R/W R/W
19
0
R/W
18
0
R/W
17
0
R/W
16
0
R/W
Bit: 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
TFS[15:0]
Initial Value: 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R/W: R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Initial
Bit
Bit Name value R/W Description
31
TACT
0
R/W Transmit Descriptor Active
Indicates that this descriptor is active. The CPU sets
this bit after transmit data has been transferred to the
transmit buffer. The E-DMAC resets this bit on
completion of a frame transfer or when transmission is
suspended.
0: The transmit descriptor is invalid.
Indicates that valid data has not been written to this
bit by the CPU, or this bit has been reset by a write-
back operation on termination of E-DMAC frame
transfer processing (completion or suspension of
transmission)
If this state is recognized in an E-DMAC descriptor
read, the E-DMAC terminates transmit processing
and transmit operations cannot be continued (a
restart is necessary)
1: The transmit descriptor is valid.
Indicates that valid data has been written to the
transmit buffer by the CPU and frame transfer
processing has not yet been executed, or that
frame transfer is in progress
When this state is recognized in an E-DMAC
descriptor read, the E-DMAC continues with the
transmit operation
Rev. 1.00 Nov. 14, 2007 Page 471 of 1262
REJ09B0437-0100