English
Language : 

SH7670 Datasheet, PDF (1232/1292 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7670 Series
Section 29 Electrical Characteristics
CKIO
A25 to A0
A12/A11*1
CSn
RD/WR
Tnop
Tc1
Tc2
Tc3
Tc4
tAD1
tAD1
tAD1
tCSD1
tAD1
tAD1
tAD1
Column
address
WRIT command
tAD1
tAD1
tCSD1
tRWD1
tRWD1
tRWD1
RAS
CAS
DQMxx
D31 to D0
BS
tCASD1
tDQMD1
tWDD2
tWDH2
tBSD
tCASD1
tDQMD1
tWDD2
tWDH2
tBSD
CKE
DACKn
TENDn*2
tDACD
(High)
tDACD
Notes: 1. Address pin to be connected to A10 of SDRAM
2. The waveforms for DACKn and TENDn are produced when the active low state is specified.
Figure 29.28 Synchronous DRAM Burst-Write Bus Cycle (Equivalent to
Four Write Cycles) (Bank Active Mode: WRITE Command, Same Row Address,
WTRCD = Zero Cycle, TRWL = Zero Cycle)
Rev. 1.00 Nov. 14, 2007 Page 1206 of 1262
REJ09B0437-0100