English
Language : 

SH7670 Datasheet, PDF (282/1292 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7670 Series
Section 7 Bus State Controller (BSC)
When bank active mode is set, if only access cycles to the respective banks in the area 3 space are
considered, as long as access cycles to the same row address continue, the operation starts with the
cycle in figure 7.19 or 7.22, followed by repetition of the cycle in figure 7.20 or 7.23. An access to
a different area during this time has no effect. If there is an access to a different row address in the
bank active state, after this is detected the bus cycle in figure 7.21 or 7.24 is executed instead of
that in figure 7.20 or 7.23. In bank active mode, too, all banks become inactive after a refresh
cycle or after the bus is released as the result of bus arbitration.
CKIO
A25 to A0
A12/A11*1
CSn
RAS
CAS
RD/WR
DQMxx
D31 to D0
BS
DACKn*2
Td1
Td2
Td3
Tr
Tc1
Tc2
Tc3
Tc4
Td4 Tde
Notes: 1. Address pin to be connected to pin A10 of SDRAM.
2. The waveform for DACKn is when active low is specified.
Figure 7.19 Burst Read Timing (Bank Active, Different Bank, CAS Latency 1)
Rev. 1.00 Nov. 14, 2007 Page 256 of 1262
REJ09B0437-0100