English
Language : 

HD6417751 Datasheet, PDF (612/1105 Pages) Renesas Technology Corp – SuperH RISC engine
15.1.3 Pin Configuration
Table 15.1 shows the SCI pin configuration.
Table 15.1 SCI Pins
Pin Name
Serial clock pin
Receive data pin
Transmit data pin
Abbreviation
SCK
RxD
TxD
I/O
I/O
Input
Output
Function
Clock input/output
Receive data input
Transmit data output
Note: They are made to function as serial pins by performing SCI operation settings with the TE,
RE, CKEI, and CKE0 bits in SCSCR1 and the C/ bit in SCSMR1. Break state
transmission and detection, can be set in the SCI’s SCSPTR1 register.
15.1.4 Register Configuration
The SCI has the internal registers shown in table 15.2. These registers are used to specify
asynchronous mode or synchronous mode, the data format, and the bit rate, and to perform
transmitter/receiver control.
With the exception of the serial port register, the SCI registers are initialized in standby mode and
in the module standby state as well as after a power-on reset or manual reset. When recovering
from standby mode or the module standby state, the registers must be set again.
Table 15.2 SCI Registers
Name
Abbreviation R/W
Serial mode register SCSMR1
R/W
Bit rate register
SCBRR1
R/W
Serial control register SCSCR1
R/W
Transmit data register SCTDR1
Serial status register SCSSR1
R/W
R/(W)*1
Receive data register SCRDR1
R
Serial port register
SCSPTR1
R/W
Notes: *1 Only 0 can be written, to clear flags.
*2 The value of bits 2 and 0 is undefined
Initial
Value
H'00
H'FF
H'00
H'FF
H'84
H'00
H'00*2
P4 Address
H'FFE00000
H'FFE00004
H'FFE00008
H'FFE0000C
H'FFE00010
H'FFE00014
H'FFE0001C
Area 7
Address
H'1FE00000
H'1FE00004
H'1FE00008
H'1FE0000C
H'1FE00010
H'1FE00014
H'1FE0001C
Access
Size
8
8
8
8
8
8
8
Rev. 3.0, 04/02, page 572 of 1064