English
Language : 

SH7040 Datasheet, PDF (843/923 Pages) Renesas Technology Corp – Renesas 32-Bit Single-Chip RISC Microprocessor SuperH RISC engine Family/SH7040 Series(CPU Core SH-2)
26.3.8 Serial Communication Interface Timing
Table 26.12 Serial Communication Interface Timing (Conditions:VCC = 3.0* to 3.6V, AVCC =
3.0* to 3.6V, AVCC = VCC ± 10%, AVref = 3.0* to AVCC, VSS = AVSS = 0V, Ta = –20
to +75°C)
Item
Symbol Min
Input clock cycle
t scyc
4
Input clock cycle (clock sync)
t scyc
6
Input clock pulse width
t sckw
0.5
Input clock rise time
t sckr
—
Input clock fall time
t sckf
—
Transmit data delay time (clock sync)
t TXD
—
Receive data setup time (clock sync)
t RXS
100
Receive data hold time (clock sync)
t RXH
100
Note: * SH7042/43 ZTAT (excluding A mask) are 3.2V.
Max
—
—
0.6
1.5
1.5
100
—
—
Unit
t cyc
t cyc
t scyc
t cyc
t cyc
ns
ns
ns
Figure
26.27
26.28
SCK0, SCK1
tsckw
tsckr
tsckf
tscyc
Figure 26.27 Input Clock Timing
SCK0, SCK1
TXD0, TXD1
(Transmit data)
RXD0, RXD1
(Receive data)
tscyc
tTXD
tRXS tRXH
Figure 26.28 SCI I/O Timing (Clock Sync Mode)
805