English
Language : 

82801CA Datasheet, PDF (385/521 Pages) Intel Corporation – I/O Controller Hub 3-S (ICH3-S)
USB 1.1 Controllers Registers
11.1.10
BASE—Base Address Register (USB—D29:F0/F1/F2)
Address Offset:
Default Value:
20–23h
00000001h
Attribute:
Size:
R/W
32 bits
Bit
31:16
15:5
4:1
0
Description
Reserved.
Base Address—R/W. Bits [15:5] correspond to I/O address signals AD [15:5], respectively. This
gives 32 bytes of relocatable I/O space.
Reserved.
Resource Type Indicator (RTE)—RO. This bit is hardwired to 1 indicating that the base address
field in this register maps to I/O space.
11.1.11
SVID—Subsystem Vendor ID Register (USB—D29:F0/F1/F2)
Address Offset:
Default Value:
Lockable:
2Ch–2Dh
00h
No
Attribute:
Size:
Power Well:
RO
16 bits
Core
Bit
Description
Subsystem Vendor ID—RO. The SVID register, in combination with the Subsystem ID (SID)
15:0
register, enables the operating system (OS) to distinguish subsystems from each other. The value
returned by reads to this register is the same as that which was written by BIOS into the IDE_SVID
register.
11.1.12
SID—Subsystem ID Register (USB—D29:F0/F1/F2)
Address Offset:
Default Value:
Lockable:
2Eh–2Fh
00h
No
Attribute:
Size:
Power Well:
RO
16 bits
Core
Bit
Description
Subsystem ID—R/Write-Once. The SID register, in combination with the SVID register, enables the
15:0 operating system (OS) to distinguish subsystems from each other. The value returned by reads to
this register is the same as that which was written by BIOS into the IDE_SID register.
11.1.13
INTR_LN—Interrupt Line Register (USB—D29:F0/F1/F2)
Address Offset:
3Ch
Default Value:
00h
Attribute:
Size:
R/W
8 bits
Bit
Description
7:0
Interrupt Line (INT_LN)—R/W. This data is not used by the ICH3. It is to communicate to software
the interrupt line that the interrupt pin is connected to.
Intel® 82801CA ICH3-S Datasheet
385