English
Language : 

SH7751 Datasheet, PDF (453/1224 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer
13. Bus State Controller (BSC)
Bits 7 to 5—Area 6 Burst Enable (A6BST2–A6BST0): These bits specify whether burst ROM
interface is used in area 6. When burst ROM is used, they also specify the number of accesses in a
burst. If area 6 is an MPX interface area, these bits are ignored.
Bit 7: A6BST2
0
Bit 6: A6BST1
0
Bit 5: A6BST0
0
1
1
0
1
1
0
0
1
1
0
1
Note: Clear to 0 when PCMCIA is used.
Description
Area 6 is accessed as SRAM interface
(Initial value)
Area 6 is accessed as burst ROM
interface (4 consecutive accesses)
Can be used with 8-, 16-, or 32-bit bus
width
Area 6 is accessed as burst ROM
interface (8 consecutive accesses)
Can be used with 8-, 16-, or 32-bit bus
width
Area 6 is accessed as burst ROM
interface (16 consecutive accesses)
Can only be used with 8- or 16-bit bus
width. Do not specify for 32-bit bus width
Area 6 is accessed as burst ROM
interface (32 consecutive accesses)
Can only be used with 8-bit bus width
Reserved
Reserved
Reserved
Rev.4.00 Oct. 10, 2008 Page 355 of 1122
REJ09B0370-0400