English
Language : 

SH7050 Datasheet, PDF (147/841 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperH RISC engine Family/
Section 8 Bus State Controller (BSC)
8.3.3 CS Assert Period Extension
Idle cycles can be inserted to prevent extension of the RD signal or WRx signal assert period
beyond the length of the CSn signal assert period by setting the SW3–SW0 bits of BCR2. This
allows for flexible interfaces with external circuitry. The timing is shown in figure 8.6. Th and Tf
cycles are added respectively before and after the ordinary cycle. Only CSn is asserted in these
cycles; RD and WRx signals are not. Further, data is extended up to the Tf cycle, which is
effective for gate arrays and the like, which have slower write operations.
Th
CK
T1
T2
Tf
Address
Read
CSn
RD
Data
Write
WRx
Data
Figure 8.6 CS Assert Period Extension Function
Rev. 5.00 Jan 06, 2006 page 127 of 818
REJ09B0273-0500