English
Language : 

SH7211 Datasheet, PDF (716/1228 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperHTM RISC engine Family
Section 15 Serial Communication Interface with FIFO (SCIF)
15.3.9 FIFO Control Register (SCFCR)
SCFCR resets the quantity of data in the transmit and receive FIFO data registers, sets the trigger
data quantity, and contains an enable bit for loop-back testing. SCFCR can always be read and
written to by the CPU. It is initialized to H'0000 by a power-on reset.
Bit: 15 14 13 12 11 10 9
-
-
-
-
-
-
-
Initial value: 0
0
0
0
0
0
0
R/W: R
R
R
R
R
R
R
8
7
6
5
4
3
2
1
0
-
RTRG[1:0]
TTRG[1:0]
- TFRST RFRST LOOP
0
0
0
0
0
0
0
0
0
R R/W R/W R/W R/W R R/W R/W R/W
Bit
15 to 8
7, 6
Bit Name
—
RTRG[1:0]
Initial
Value
All 0
00
R/W Description
R Reserved
These bits are always read as 0. The write value should
always be 0.
R/W Receive FIFO Data Trigger
Set the quantity of receive data which sets the receive
data full (RDF) flag in the serial status register (SCFSR).
The RDF flag is set to 1 when the quantity of receive
data stored in the receive FIFO register (SCFRDR) is
increased more than the set trigger number shown
below.
• Asynchronous mode • Clocked synchronous mode
00: 1
00: 1
01: 4
01: 2
10: 8
10: 8
11: 14
11: 14
Note:
In clock synchronous mode, to transfer the
receive data using DMAC, set the receive trigger
number to 1. If set to other than 1, CPU must
read the receive data left in SCFRDR.
Rev. 2.00 May. 08, 2008 Page 692 of 1200
REJ09B0344-0200