English
Language : 

HD64F2145 Datasheet, PDF (466/829 Pages) Renesas Technology Corp – Hitachi 16-Bit Single-Chip Microcomputer
16.4.2 Initialization
Initialize the IIC by the procedure shown in figure 16.7 before starting transmission/reception of
data.
Start initialization
Set MSTP4 = 0 (IIC_0)
MSTP3 = 0 (IIC_1)
(MSTPCRL)
Set IICE = 1 in STCR
Set DDCSWR
Set ICE = 0 in ICCR
Cancel module stop mode
Enable the CPU accessing to the IIC control register and data register
Set IIC communication format
(SWE, SW, IE, and IF)
Enable SAR and SARX to be accessed
Set SAR and SARX
Set ICE = 1 in ICCR
Set ICSR
Set the first and second slave addresses and IIC communication format
(SVA6 to SVA0, FS, SVAX6 to SVAX0, and FSX)
Enable ICMR and ICDR to be accessed
Use SCL/SDA pin as an IIC port
Set acknowledge bit (ACKB)
Set STCR
Set transfer rate (IICX)
Set ICMR
Set ICXR
Set ICCR
Set communication format, wait insertion, and transfer rate
(MLS, WAIT, CKS2 to CKS0)
Enable interrupt
(STOPIM, HNDS, ALIE, ALSL, FNC1, and FNC0)
Set interrupt enable, transfer mode, and acknowledge decision
(IEIC, MST, TRS, and ACKE)
<< Start transmit/receive operation >>
Figure 16.7 Sample Flowchart for IIC Initialization
Note: Be sure to modify the ICMR register after transmit/receive operation has been completed.
If the ICMR register is modified during transmit/receive operation, bit counter BC2 to
BC0 will be modified erroneously, thus causing incorrect operation.
16.4.3 Master Transmit Operation
In I2C bus format master transmit mode, the master device outputs the transmit clock and transmit
data, and the slave device returns an acknowledge signal.
Figure 16.8 shows the sample flowchart for the operations in master transmit mode.
Rev. 2.0, 08/02, page 426 of 788