English
Language : 

SH7144_08 Datasheet, PDF (825/930 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperHTM RISC engine Family/SH7144 Series
26. Electrical Characteristics
26.3.5 Direct Memory Access Controller (DMAC) Timing
Table 26.7 shows direct memory access controller timing.
Table 26.7 Direct Memory Access Controller Timing
Conditions: VCC = PLLVCC =3.3 V ± 0.3 V, AVCC = 3.3 V ± 0.3 V, AVCC = VCC ± 0.3 V,
AVref = 3.0 V to AVCC , VSS = PLLVSS = AVSS = 0 V, Ta = –20°C to +75°C
(regular specifications), Ta = –40°C to +85°C (wide-range specifications),
When programming or erasing flash memory, Ta = –20°C to +75°C.
Item
DREQ0, DREQ1 setup time
DREQ0, DREQ1 hold time
DREQ0, DREQ1 pulse width
DRAK0, DRAK1 output delay time
Symbol
t
DRQS
tDRQH
tDRQW
tDRAKD
Min.
10
1.5 tcyc−10
1.5
⎯
Max.
⎯
⎯
⎯
30
Unit
ns
ns
tcyc
ns
Figure
Figure 26.12
Figure 26.13
Figure 26.14
CK
DREQ0
DREQ1
level input
DREQ0
DREQ1
edge input
tDRQS
tDRQS
tDRQH
tDRQS
DREQ0
DREQ1
level cancel
Figure 26.12 DREQ0, DREQ1 Input Timing (1)
Rev.4.00 Mar. 27, 2008 Page 781 of 882
REJ09B0108-0400