|
SH7144_08 Datasheet, PDF (603/930 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperHTM RISC engine Family/SH7144 Series | |||
|
◁ |
16. Compare Match Timer (CMT)
Section 16 Compare Match Timer (CMT)
This LSI has an on-chip compare match timer (CMT) comprising two 16-bit timer channels. The
CMT has 16-bit counters and can generate interrupts at specified intervals.
16.1 Features
The CMT has the following features:
⢠Four kinds of counter input clock can be selected
⯠One of four internal clocks (PÏ/8, PÏ/32, PÏ/128, PÏ/512) can be selected independently
for each channel.
⢠Interrupt sources
⯠A compare match interrupt can be requested independently for each channel.
⢠Module standby mode can be set
Figure 16.1 shows a block diagram of the CMT.
CMI0
Control circuit
PÏ/32 PÏ/512
PÏ/8 PÏ/128
CMI1
Clock selection
Control circuit
PÏ/32 PÏ/512
PÏ/8 PÏ/128
Clock selection
Module bus
[Legend]
CMSTR: Compare match timer start register
CMCSR: Compare match timer control/status register
CMCOR: Compare match timer constant register
CMCNT: Compare match timer counter
CMI:
Compare match interrupt
CMT
Bus
interface
Internal bus
Figure 16.1 CMT Block Diagram
TIMCMT0A_000220020700
Rev.4.00 Mar. 27, 2008 Page 559 of 882
REJ09B0108-0400
|
▷ |