English
Language : 

SH7144_08 Datasheet, PDF (132/930 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperHTM RISC engine Family/SH7144 Series
6. Interrupt Controller (INTC)
IRQnS
IRQnES
ISR.IRQnF
DTC
IRQ pins
Level
detection
Edge
detection
SQ
RESIRQn
R
(Acceptance of IRQn interrupt/DTC transfer end/
writing 0 after reading IRQnF = 1)
CPU interrupt
request
DTC starting request
Figure 6.2 Block Diagram of IRQ7 to IRQ0 Interrupts Control
6.4.2 On-Chip Peripheral Module Interrupts
On-chip peripheral module interrupts are interrupts generated by the following on-chip peripheral
modules.
As a different interrupt vector is assigned to each interrupt source, the exception service routine
does not have to decide which interrupt has occurred. Priority levels between 0 and 15 can be
assigned to individual on-chip peripheral modules in interrupt priority registers A to J (IPRA to
IPRJ). On-chip peripheral module interrupt exception processing sets the interrupt mask level bits
(I3 to I0) in the status register (SR) to the priority level value of the on-chip peripheral module
interrupt that was accepted.
6.4.3 User Break Interrupt
A user break interrupt has a priority of level 15, and occurs when the break condition set in the
user break controller (UBC) is satisfied. User break interrupt requests are detected by edge and are
held until accepted. User break interrupt exception processing sets the interrupt mask level bits (I3
to I0) in the status register (SR) to level 15. For more details on the user break interrupt, see
section 7, User Break Controller (UBC).
Rev.4.00 Mar. 27, 2008 Page 88 of 882
REJ09B0108-0400