English
Language : 

SH7144_08 Datasheet, PDF (33/930 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperHTM RISC engine Family/SH7144 Series
Figure 14.19 An Example of the Timing of Operations in Slave Receive Mode 2
(MLS = 0, HNDS = 1)...........................................................................................513
Figure 14.20 Example: Flowchart of Operations in Slave Transmit Mode (HNDS = 0)............514
Figure 14.21 An Example of the Timing of Operations in Slave Receive Mode 1
(MLS = ACKB = 0, HNDS = 0)............................................................................516
Figure 14.22 An Example of the Timing of Operations in Slave Receive Mode 2
(MLS = ACKB = 0, HNDS = 0)............................................................................517
Figure 14.23 Example: Flowchart of Operations in Slave Transmit Mode ................................518
Figure 14.24 An Example of the Timing of Operations in Slave Transmit Mode (MLS = 0) ....520
Figure 14.25 IRIC Flag Set Timing and the Control of SCL (1) ................................................521
Figure 14.26 IRIC Flag Set Timing and the Control of SCL (2) ................................................522
Figure 14.27 IRIC Flag Set Timing and the Control of SCL (3) ................................................523
Figure 14.28 Block Diagram of the Noise Canceller ..................................................................526
Figure 14.29 Points for Caution in Reading Data Received by Master Reception .....................533
Figure 14.30 Flowchart and Timing of the Execution of the Instruction that Sets the Start
Condition for Re-Transmission .............................................................................534
Figure 14.31 Timing for the Setting of the Stop Condition ........................................................535
Figure 14.32 IRIC Flag Clear Timing on WAIT Operation .......................................................536
Figure 14.33 Timing for Clearing IRIC Flag When WAIT = 1..................................................536
Figure 14.34 Timing for Reading ICDR and Accessing ICCR in Slave Transmit Mode ...........537
Figure 14.35 Timing for Setting TRS Bit in Slave Mode ...........................................................538
Section 15 A/D Converter
Figure 15.1 Block Diagram of A/D Converter............................................................................542
Figure 15.2 A/D Conversion Timing ..........................................................................................551
Figure 15.3 External Trigger Input Timing ................................................................................552
Figure 15.4 Definitions of A/D Conversion Accuracy ...............................................................555
Figure 15.5 Definitions of A/D Conversion Accuracy ...............................................................555
Figure 15.6 Example of Analog Input Circuit ............................................................................556
Figure 15.7 Example of Analog Input Protection Circuit ...........................................................558
Section 16 Compare Match Timer (CMT)
Figure 16.1 CMT Block Diagram...............................................................................................559
Figure 16.2 Counter Operation ...................................................................................................563
Figure 16.3 Count Timing ..........................................................................................................563
Figure 16.4 CMF Set Timing......................................................................................................564
Figure 16.5 Timing of CMF Clear by CPU ................................................................................565
Figure 16.6 CMCNT Write and Compare Match Contention.....................................................566
Figure 16.7 CMCNT Word Write and Increment Contention ....................................................567
Figure 16.8 CMCNT Byte Write and Increment Contention......................................................568
Rev.4.00 Mar. 27, 2008, Page xxxiii of xliv
REJ09B0108-0400