English
Language : 

HD64F2168 Datasheet, PDF (400/874 Pages) Renesas Technology Corp – Renesas 16-Bit Single-Chip Microcomputer
Bit Bit Name Initial Value R/W Description
3
BCP1
0
2
BCP0
0
R/W Basic Clock Pulse 1 and 0
R/W These bits select the number of basic clock cycles in
a 1-bit data transfer time in smart card interface
mode.
00: 32 clock cycles (S = 32)
01: 64 clock cycles (S = 64)
10: 372 clock cycles (S = 372)
11: 256 clock cycles (S = 256)
For details, see section 14.7.4, Receive Data
Sampling Timing and Reception Margin. S is
described in section 14.3.9, Bit Rate Register (BRR).
1
CKS1
0
0
CKS0
0
R/W Clock Select 1 and 0
R/W These bits select the clock source for the baud rate
generator.
00: φ clock (n = 0)
01: φ/4 clock (n = 1)
10: φ/16 clock (n = 2)
11: φ/64 clock (n = 3)
For the relation between the bit rate register setting
and the baud rate, see section 14.3.9, Bit Rate
Register (BRR). n is the decimal display of the value
of n in BRR (see section 14.3.9, Bit Rate Register
(BRR)).
Note: * etu: Element Time Unit (time taken to transfer one bit)
Rev. 3.00, 03/04, page 360 of 830