English
Language : 

HD64F2168 Datasheet, PDF (382/874 Pages) Renesas Technology Corp – Renesas 16-Bit Single-Chip Microcomputer
• TCSR_1
Bit Bit Name Initial Value R/W Description
7
OVF
0
R/(W)*1 Overflow Flag
Indicates that TCNT has overflowed (changes from H'FF
to H'00).
[Setting conditions]
• When TCNT overflows (changes from H'FF to H'00)
• When internal reset request generation is selected in
watchdog timer mode, OVF is cleared automatically
by the internal reset.
[Clearing conditions]
• When TCSR is read when OVF = 1*2, then 0 is
written to OVF
6
WT/IT 0
• When 0 is written to TME
R/W Timer Mode Select
Selects whether the WDT is used as a watchdog timer
or interval timer.
0: Interval timer mode
1: Watchdog timer mode
5
TME
0
R/W Timer Enable
When this bit is set to 1, TCNT starts counting.
When this bit is cleared, TCNT stops counting and is
initialized to H'00.
4
PSS
0
R/W Prescaler Select
Selects the clock source to be input to TCNT.
0: Counts the divided cycle of φ–based prescaler (PSM)
1: Counts the divided cycle of φSUB–based prescaler
(PSS)
3
RST/NMI 0
R/W Reset or NMI
Selects to request an internal reset or an NMI interrupt
when TCNT has overflowed.
0: An NMI interrupt is requested
1: An internal reset is requested
Rev. 3.00, 03/04, page 342 of 830