|
SH7604 Datasheet, PDF (505/633 Pages) Hitachi Semiconductor – Hardware Manual | |||
|
◁ |
1/2 tcyc or 3/4 tcyc
1/2 tcyc or 3/4 tcyc
CKIO
RES
NMI
IRL3âIRL0
tRESH
tNMIH
tIRLH
tRESS
VIH
VIL
tNMIS
VIH
VIL
tIRLS
VIH
VIL
Figure 16.9 Interrupt Signal Input Timing (PLL1 On)
CKIO
BRLS
(input)
BGR
(output)
RD, RD/WR,
RAS, CAS,
CSn, WEn,
BS, IVECF
A26âA0
D31âD0
tBLSH1
tBLSS1
tBGRD1
tBOFF2
tBOFF1
tBLSH1
tBLSS1
tBGRD1
tBON2
tBON1
Figure 16.10 Bus Release Timing (Master Mode, PLL1 On)
489
|
▷ |