English
Language : 

SH7206 Datasheet, PDF (789/1188 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7200 Series
Section 15 Serial Communication Interface with FIFO (SCIF)
Table 15.9 SCSMR Settings and SCIF Communication Formats
SCSMR Settings
Bit 7 Bit 6 Bit 5 Bit 3
C/A CHR PE STOP Mode
0
0
0
0
Asynchronous
1
1
0
1
1
0
0
1
1
0
1
1
x
x
x
Clocked
synchronous
[Legend]
x: Don't care
SCIF Communication Format
Data Length
8 bits
Parity Bit
Not set
Set
7 bits
Not set
Set
8 bits
Not set
Stop Bit Length
1 bit
2 bits
1 bit
2 bits
1 bit
2 bits
1 bit
2 bits
None
Table 15.10 SCSMR and SCSCR Settings and SCIF Clock Source Selection
SCSMR
Bit 7 C/A
0
SCSCR
Bit 1, 0
CKE[1:0]
00
01
10
11
1
0x
10
11
[Legend]
x: Don't care
Mode
Asynchronous
Clocked
synchronous
SCIF Transmit/Receive Clock
Clock
Source SCK Pin Function
Internal SCIF does not use the SCK pin
Outputs a clock with a frequency 16 times
the bit rate
External Inputs a clock with frequency 16 times the
bit rate
Setting prohibited
Internal Outputs the serial clock
External Inputs the serial clock
Setting prohibited
Rev. 3.00 Jun. 18, 2008 Page 765 of 1160
REJ09B0191-0300