English
Language : 

SH7206 Datasheet, PDF (121/1188 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7200 Series
4.3 Address Errors
Section 4 Exception Handling
4.3.1 Address Error Sources
Address errors occur when instructions are fetched or data read or written, as shown in table 4.7.
Table 4.7 Bus Cycles and Address Errors
Bus Cycle
Type
Bus
Master
Bus Cycle Description
Address Errors
Instruction
fetch
CPU
Instruction fetched from even address
Instruction fetched from odd address
None (normal)
Address error occurs
Instruction fetched from other than on-chip
peripheral module space* or H'F0000000 to
H'F5FFFFFF in on-chip RAM space*
None (normal)
Instruction fetched from on-chip peripheral
module space* or H'F0000000 to
H'F5FFFFFF in on-chip RAM space*
Address error occurs
Data
read/write
CPU or
DMAC
Word data accessed from even address
Word data accessed from odd address
None (normal)
Address error occurs
Longword data accessed from a longword
boundary
None (normal)
Longword data accessed from other than a Address error occurs
long-word boundary
Byte or word data accessed in on-chip
peripheral module space*
None (normal)
Longword data accessed in 16-bit on-chip
peripheral module space*
None (normal)
Longword data accessed in 8-bit on-chip
peripheral module space*
None (normal)
Note: * See section 8, Bus State Controller (BSC), for details of the on-chip peripheral module
space and on-chip RAM space.
Rev. 3.00 Jun. 18, 2008 Page 97 of 1160
REJ09B0191-0300