English
Language : 

SH7641 Datasheet, PDF (325/1036 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer SuperH™ RISC engine Family / SH7641 Series
Section 12 Bus State Controller (BSC)
12.3.3 Address Map
The external address space has a capacity of 384 Mbytes and is used by dividing 8 partial spaces.
The kind of memory to be connected and the data bus width are specified in each partial space.
The address map for the external address space is listed below.
Table 12.2 Address Space Map 1 (CMNCR.MAP = 0)
Physical Address
Area
Memory to be Connected
Capacity
H'00000000 to H'03FFFFFF Area 0 Normal memory
64 Mbytes
Burst ROM (asynchronous)
H'04000000 to H'07FFFFFF Area 1
Burst ROM (synchronous)
Internal I/O register area*2
64 Mbytes
H'08000000 to H'0BFFFFFF Area 2 Normal memory
64 Mbytes
Byte-selection SRAM
SDRAM
H'0C000000 to H'0FFFFFFF Area 3 Normal memory
64 Mbytes
Byte-selection SRAM
SDRAM
H'10000000 to H'13FFFFFF Area 4 Normal memory
64 Mbytes
Byte-selection SRAM
Burst ROM (asynchronous)
H'14000000 to H'15FFFFFF Area 5A Normal memory
32 Mbytes
H'16000000 to H'17FFFFFF Area 5B Normal memory
32 Mbytes
Byte-selection SRAM
MPX-I/O
H'18000000 to H'19FFFFFF Area 6A Normal memory
32 Mbytes
H'1A000000 to H'1BFFFFFF Area 6B Normal memory
32 Mbytes
Byte-selection SRAM
H'1C000000 to H'1FFFFFFF Area 7
MPX-I/O
Reserved*1
64 Mbytes
Notes: 1. Do not access the reserved area. If the reserved area is accessed, the correct
operation cannot be guaranteed.
2. Access the address indicated in section 24, List of Registers, for the on-chip I/O register
in area 1. Do not access area 1 addresses which are not described in the register map.
Otherwise, the correct operation cannot be guaranteed.
Rev. 4.00 Sep. 14, 2005 Page 275 of 982
REJ09B0023-0400