English
Language : 

QG5000XSL9TH Datasheet, PDF (188/458 Pages) Intel Corporation – Intel 5000X Chipset Memory Controller Hub (MCH)
Register Description
Device:
Function:
Offset:
Version:
16
0
494h, 194h
Intel 5000P Chipset, Intel 5000V Chipset, Intel 5000Z Chipset
Bit
15:9
8
7
6
5
4
3
2
1
0
Attr
RV
RWST
RWST
RWST
RWST
RV
RV
RV
RWST
RWST
Default
0h
1
1
1
1
0h
0h
0h
1
1
Description
Reserved
F9Msk: FSB Protocol Error
F8Msk: B-INIT
F7Msk: Detected MCERR
F6Msk: Data Parity Error
Reserved
Reserved
Reserved
F2Msk: Unsupported Processor Bus Transaction
F1Msk: Request/Address Parity Error
3.8.13.15 MCERR_FSB[1:0]: FSB MCERR Mask Register
This register enables the signaling of MCERR when an error flag is set. Note that one
and only one error signal should be enabled ERR2_FSB, ERR1_FSB, ERR0_FSB, and
MCERR_FSB for each of the corresponding bits.
Device:
Function:
Offset:
Version:
16
0
49Ah, 19Ah
Intel 5000P Chipset, Intel 5000V Chipset, Intel 5000Z Chipset
Bit
15:9
8
7
6
5
4
3
2
1
0
Attr
RV
RWST
RWST
RWST
RWST
RV
RV
RV
RWST
RWST
Default
0h
1
1
1
1
0h
0h
0h
1
1
Description
Reserved
F9Msk: FSB Protocol Error
F8Msk: B-INIT
F7Msk: Detected MCERR
F6Msk: Data Parity Error
Reserved
Reserved
Reserved
F2Msk: Unsupported Processor Bus Transaction
F1Msk: Request/Address Parity Error
188
Intel® 5000X Chipset Memory Controller Hub (MCH) Datasheet