English
Language : 

D12320VF25IV Datasheet, PDF (635/1304 Pages) Renesas Technology Corp – Old Company Name in Catalogs and Other Documents
Section 14 Serial Communication Interface (SCI)
14.2.3 Transmit Shift Register (TSR)
Bit
:
7
6
5
4
3
2
1
0
R/W : —
—
—
—
—
—
—
—
TSR is a register used to transmit serial data.
To perform serial data transmission, the SCI first transfers transmit data from TDR to TSR, then
sends the data to the TxD pin starting with the LSB (bit 0).
When transmission of one byte is completed, the next transmit data is transferred from TDR to
TSR, and transmission started, automatically. However, data transfer from TDR to TSR is not
performed if the TDRE bit in SSR is set to 1.
TSR cannot be directly read or written to by the CPU.
14.2.4 Transmit Data Register (TDR)
Bit
:
7
6
5
4
3
2
1
0
Initial value :
1
1
1
1
1
1
1
1
R/W
: R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
TDR is an 8-bit register that stores data for serial transmission.
When the SCI detects that TSR is empty, it transfers the transmit data written in TDR to TSR and
starts serial transmission. Continuous serial transmission can be carried out by writing the next
transmit data to TDR during serial transmission of the data in TSR.
TDR can be read or written to by the CPU at all times.
TDR is initialized to H'FF by a reset, and in standby mode or module stop mode.
Rev.6.00 Sep. 27, 2007 Page 603 of 1268
REJ09B0220-0600