English
Language : 

EP4SE360F35I4 Datasheet, PDF (348/432 Pages) Altera Corporation – This section provides a complete overview of all features relating to the Stratix IV device family, which is the most architecturlly advanced
10–12
Chapter 10: Configuration, Design Security, and Remote System Upgrades in Stratix IV Devices
Fast Passive Parallel Configuration
FPP Configuration Timing
Figure 10–4 shows the timing waveform for an FPP configuration when using a
MAX II device as an external host. This waveform shows the timing when you have
not enabled the decompression and design security features.
Figure 10–4. FPP Configuration Timing Waveform (Note 1), (2)
nCONFIG
tCF2ST1
tCFG
tCF2CK
nSTATUS (3)
CONF_DONE (4)
DCLK
DATA[7..0]
User I/O
tSTATUS
tCF2ST0
tCLK
tCF2CD
tCH tCL
tST2CK
tDH
Byte 0 Byte 1 Byte 2 Byte 3
tDSU
High-Z
Byte n-2 Byte n-1 Byte n
(5)
(6)
User Mode
User Mode
INIT_DONE
tCD2UM
Notes to Figure 10–4:
(1) Use this timing waveform when you have not enabled the decompression and design security features.
(2) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF_DONE are at logic high levels.
When nCONFIG is pulled low, a reconfiguration cycle begins.
(3) After power-up, the Stratix IV device holds nSTATUS low for the time of the POR delay.
(4) After power-up, before and during configuration, CONF_DONE is low.
(5) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient.
(6) DATA[7..0] are available as user I/O pins after configuration except for some exceptions on Stratix IV GT devices. The state of these pins
depends on the dual-purpose pin settings.
Table 10–4 lists the timing parameters for Stratix IV devices for an FPP configuration
when you have not enabled the decompression and design security features.
Table 10–4. FPP Timing Parameters for Stratix IV Devices (Part 1 of 2) (Note 1), (2)
Symbol
Parameter
tCF2CD
tCF2ST0
tCFG
tSTATUS
tCF2ST1
tCF2CK
nCONFIG low to CONF_DONE
low
nCONFIG low to nSTATUS
low
nCONFIG low pulse width
nSTATUS low pulse width
nCONFIG high to nSTATUS
high
nCONFIG high to first rising
edge on DCLK
Stratix IV
(7)
Minimum
Stratix IV
(8)
—
—
2
10
—
500
Stratix IV
(9)
Stratix IV
(7)
Maximum
Stratix IV
(8)
Stratix IV
(9)
Units
800
ns
800
ns
—
s
500 (3)
s
500 (4)
s
—
s
Stratix IV Device Handbook
Volume 1
September 2012 Altera Corporation