English
Language : 

SH7750_08 Datasheet, PDF (945/1162 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer
Section 20 User Break Controller (UBC)
Bits 31 to 0—Break Data Mask B31 to B0 (BDMB31–BDMB0): These bits specify whether the
corresponding bit of the channel B break data B31 to B0 (BDB31–BDB0) set in BDRB is to be
masked.
Bit 31–0: BDMBn Description
0
Channel B break data bit BDBn is included in break conditions
1
Channel B break data bit BDBn is masked, and not included in break
conditions
Note:
n = 31 to 0
When the data bus value is included in the break conditions, the operand size should be
specified. When byte size is specified, set the same data in bits 15–8 and 7–0 of BDRB and
BDMRB.
20.2.11 Break Bus Cycle Register B (BBRB)
BBRB is the channel B bus break register. The bit configuration is the same as for BBRA.
20.2.12 Break Control Register (BRCR)
Bit: 15
14
13
12
11
10
9
8
CMFA CMFB —
—
— PCBA —
—
Initial value: 0
0
0
0
0
*
0
0
R/W: R/W R/W
R
R
R
R/W
R
R
Bit: 7
6
5
DBEB PCBB —
Initial value: *
*
0
R/W: R/W R/W
R
Legend: *: Undefined
4
3
2
—
SEQ
—
0
*
0
R
R/W
R
1
0
— UBDE
0
0
R
R/W
The break control register (BRCR) is a 16-bit readable/writable register that specifies (1) whether
channels A and B are to be used as two independent channels or in a sequential condition, (2)
whether the break is to be effected before or after instruction execution, (3) whether the BDRB
register is to be included in the channel B break conditions, and (4) whether the user break debug
function is to be used. BRCR also contains condition match flags. The CMFA, CMFB, and UBDE
bits in BRCR are initialized to 0 by a power-on reset, but retain their value in standby mode. The
Rev.7.00 Oct. 10, 2008 Page 861 of 1074
REJ09B0366-0700