English
Language : 

S912XHZ512F1VAG Datasheet, PDF (882/978 Pages) Freescale Semiconductor, Inc – Covers MC9S12XHZ384, MC9S12XHZ256
Chapter 25 Memory Mapping Control (S12XMMCV3)
25.4.4 Chip Bus Control
The MMC controls the address buses and the data buses that interface the S12X masters (CPU, BDMand
XGATE) with the rest of the system (master buses). In addition the MMC handles all CPU read data bus
swapping operations. All internal and external resources are connected to specific target buses (see
Figure 25-261).
XGATE
XGATE
DBG
CPU
S12X0
BDM
S12X1
FLEXRAY
S12X2
MMC “Crossbar Switch”
XBUS3
XBUS1
XBUS0
XRAM
XBUS2
BDM
EBI
FLFATSXH
EETX
resources
XSRAM
IPBI
Figure 25-26. MMC Block Diagram
1. Doted blocks and lines are optional. Please refer to the Device User Guide for their availlibilities.
MC9S12XHZ512 Data Sheet, Rev. 1.06
882
Freescale Semiconductor