English
Language : 

S912XHZ512F1VAG Datasheet, PDF (691/978 Pages) Freescale Semiconductor, Inc – Covers MC9S12XHZ384, MC9S12XHZ256
Chapter 19 Enhanced Capture Timer (ECT16B8CV3)
Module Base + 0x0013
R
W
Reset
7
Bit 7
0
6
Bit 6
0
5
Bit 5
0
4
Bit 4
0
3
Bit 3
0
2
Bit 2
0
1
Bit 1
0
0
Bit 0
0
Figure 19-23. Timer Input Capture/Output Compare Register 1 Low (TC1)
Module Base + 0x0014
R
W
Reset
15
Bit 15
0
14
Bit 14
0
13
Bit 13
0
12
Bit 12
0
11
Bit 11
0
10
Bit 10
0
9
Bit 9
0
8
Bit 8
0
Figure 19-24. Timer Input Capture/Output Compare Register 2 High (TC2)
Module Base + 0x0015
R
W
Reset
7
Bit 7
0
6
Bit 6
0
5
Bit 5
0
4
Bit 4
0
3
Bit 3
0
2
Bit 2
0
1
Bit 1
0
0
Bit 0
0
Figure 19-25. Timer Input Capture/Output Compare Register 2 Low (TC2)
Module Base + 0x0016
R
W
Reset
15
Bit 15
0
14
Bit 14
0
13
Bit 13
0
12
Bit 12
0
11
Bit 11
0
10
Bit 10
0
9
Bit 9
0
8
Bit 8
0
Figure 19-26. Timer Input Capture/Output Compare Register 3 High (TC3)
Module Base + 0x0017
R
W
Reset
7
Bit 7
0
6
Bit 6
0
5
Bit 5
0
4
Bit 4
0
3
Bit 3
0
2
Bit 2
0
1
Bit 1
0
0
Bit 0
0
Figure 19-27. Timer Input Capture/Output Compare Register 3 Low (TC3)
Module Base + 0x0018
R
W
Reset
15
Bit 15
0
14
Bit 14
0
13
Bit 13
0
12
Bit 12
0
11
Bit 11
0
10
Bit 10
0
9
Bit 9
0
8
Bit 8
0
Figure 19-28. Timer Input Capture/Output Compare Register 4 High (TC4)
MC9S12XHZ512 Data Sheet Rev. 1.06
Freescale Semiconductor
691