English
Language : 

SH7080 Datasheet, PDF (688/1644 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperH™ RISC engine Family
Section 11 Multi-Function Timer Pulse Unit 2 (MTU2)
11.7.10 Contention between TGR Write and Input Capture
If an input capture signal is generated in the T2 state of a TGR write cycle, the input capture
operation takes precedence and the write to TGR is not performed for channels 0 to 4. For channel
5, write to TGR is performed and the input capture signal is generated.
Figures 11.128 and 11.129 show the timing in this case.
MPφ
Address
Write signal
Input capture
signal
TCNT
TGR write cycle
T1 T2
TGR address
M
TGR
M
Figure 11.128 Contention between TGR Write and Input Capture (Channels 0 to 4)
MPφ
Address
Write signal
Input capture
signal
TCNT
TGR
TGR write cycle
T1 T2
TGR address
M
TGR write data
N
Figure 11.129 Contention between TGR Write and Input Capture (Channel 5)
Rev. 3.00 May 17, 2007 Page 630 of 1582
REJ09B0181-0300