English
Language : 

SH7080 Datasheet, PDF (1498/1644 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperH™ RISC engine Family
Section 28 Electrical Characteristics
CK
A25 to A0
A12/A11*1
Tr
Tc1
Tc2
Tc3
Tc4
Trwl
tAD1
tAD1
Row
address
tAD1
tAD1
tAD1
tAD1
Column
address
WRIT command
tAD1
tAD1
tAD1
tAD1
WRITA
command
CSn
RDWR
RASx
CASx
DQMxx
D31 to D0
BS
tCSD
tRWD
tRWD
tRASD
tRASD
tCASD
tDQMD
tWDD2
tWDH2
tBSD
tCSD
tRWD
tCASD
tDQMD
tWDD2
tWDH2
tBSD
CKE
DACKn*2
TENDn*2
tDACD
(High)
tDACD
Notes: 1. An address pin to be connected to pin A10 of SDRAM.
2. The waveform for DACKn and TENDn is when active low is specified.
Figure 28.30 Synchronous DRAM Burst Write Bus Cycle (Four Write Cycles)
(Auto Precharge, WTRCD = 0 Cycle, TRWL = 1 Cycle)
Rev. 3.00 May 17, 2007 Page 1440 of 1582
REJ09B0181-0300