English
Language : 

SH7080 Datasheet, PDF (1473/1644 Pages) Renesas Technology Corp – 32-Bit RISC Microcomputer SuperH™ RISC engine Family
Section 28 Electrical Characteristics
28.3.2 Control Signal Timing
Table 28.7 Control Signal Timing
Conditions: VCC = 3.0 V to 3.6 V or 4.5 V to 5.5 V, AVCC = 4.5 V to 5.5 V, AVref = 4.5 V to AVCC,
VSS = PLLVSS = AVSS = 0 V, Ta = –20°C to +85°C (consumer applications),
Ta = –40°C to +85°C (industrial applications)
Item
Symbol Min.
Max.
Unit Reference Figure
RES pulse width
tRESW
20*2
—
t *4
Bcyc
Figures 28.3, 28.4,
RES setup time*1
tRESS
65
—
ns
28.6, 28.7
RES hold time
tRESH
15
—
ns
MRES pulse width
MRES setup time*1
MRES hold time
tMRESW
20*3
—
tMRESS
25
—
tMRESH
15
—
t *4
Bcyc
ns
ns
MD1, MD0, FWE setup time
tMDS
20
—
t *4
Bcyc
Figure 28.6
BREQ setup time
tBREQS
1/2tBcyc + 15 —
ns
Figure 28.9
BREQ hold time
tBREQH
1/2tBcyc + 10 —
ns
NMI setup time*1
tNMIS
60
—
ns
Figure 28.7
NMI hold time
tNMIH
10
—
ns
IRQ7 to IRQ0 setup time*1
tIRQS
35
—
ns
IRQ7 to IRQ0 hold time
IRQOUT output delay time
BACK delay time
tIRQH
35
tIRQOD
—
tBACKD
—
—
ns
100
ns
1/2tBcyc + 20 ns
Figure 28.8
Figures 28.9, 28.10
Bus tri-state delay time
tBOFF
0
100
ns
Bus buffer on time
tBON
0
100
ns
Notes: 1. The RES, MRES, NMI, BREQ, and IRQ7 to IRQ0 signals are asynchronous signals.
When the setup time is satisfied, change of signal level is detected at the rising edge of
the clock. If not, the detection is delayed until the rising edge of the clock.
2. In standby mode, tRESW = tOSC2 (10 ms).
3. In standby mode, tMRESW = tOSC2 (10 ms).
4. t indicates external bus clock cycle time (Bφ = CK).
Bcyc
Rev. 3.00 May 17, 2007 Page 1415 of 1582
REJ09B0181-0300